

#### Menu

- Introduction to OCx and Timers
- PWM
- Basics of XMEGA counters
- Lab 3 and Simple Counters





University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo 1



### Timer/Counter System

- Microcontrollers are equipped with precision timing systems (much more precise than RTI/RTC systems)
- The Timer/Counter (TC) system is essentially a counter that increments or decrements based on one of these
  - > Regular clock pulses and a timer prescaler (timer)
  - > Irregular event pulses (counter)
- Useful for
  - > Timing
  - > Periodic Interrupts or Event Generation
  - > Pulse Width Modulation
  - > Event counting
- > Signal Measurements

See doc8385, sec 16

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo







**EEL 3744** 

# **68HC12** TIOS: Timer Input Capture/Output Compare Select Register & DDRT

• TIOS - Timer Input Capture/Output Compare Select Register

$$>0 = IC; 1 = OC$$

|        | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |      |
|--------|------|------|------|------|------|------|------|------|------|
| \$0080 | IOS7 | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | TIOS |
| RESET  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |

• DDRT - Data Direction Register for Port T

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |      |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| \$00AF | DDRT7 | DDRT6 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 | DDRT |
| RESET  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |      |

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

5



### **68HC12** TCNT and TSCR

|        | 7      | 6     | 5     | 4     | 3 | 2 | 1 | 0     |              |
|--------|--------|-------|-------|-------|---|---|---|-------|--------------|
| \$0084 | Bit 15 | -     | -     | -     | - | - | - | Bit 8 | TCNT<br>High |
| RESET  | 0      | 0     | 0     | 0     | 0 | 0 | 0 | 0     | , iligii     |
|        | 7      | 6     | 5     | 4     | 3 | 2 | 1 | 0     |              |
| \$0085 | Bit 7  | -     | -     | -     | - | - | - | Bit 0 | TCNT<br>Low  |
| RESET  | 0      | 0     | 0     | 0     | 0 | 0 | 0 | 0     | Low          |
|        | _      |       | -     |       | 2 | 2 |   | 0     |              |
| ·      | -7     | 6     | 5     | 4     | 3 | 2 |   | . 0   | ,            |
| \$0086 | TEN    | TSWAI | TSBCK | TFFCA | 0 | 0 | 0 | 0     | TSCR         |
| RESET  | 0      | 0     | 0     | 0     | 0 | 0 | 0 | 0     | •            |

• TEN (Timer Enable) in TSCR:

>0 = disable

>1 = enable

University of Florida, EEL 3744 - File 00
© Drs. Schwartz & Arroyo

## EEL 3744 **68HC12** Output Compare Block Diagram (from OM,OL)

• Block Diagram of Output Compare (from OM,OL)



## EEL 3744 **68HC12** Input Capture / Output Compare Registers

• TCx - Timer Input Capture / Output Compare x

|                                                                                           | 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0     |     |  |  |  |
|-------------------------------------------------------------------------------------------|--------|---|---|---|---|---|---|-------|-----|--|--|--|
| \$0090                                                                                    | Bit 15 | - | - | - | - | - | - | Bit 8 | TC0 |  |  |  |
| \$0091                                                                                    | Bit 7  | - | - | - | - | - | - | Bit 0 |     |  |  |  |
| \$0092                                                                                    | Bit 15 | - | - | - | - | - | - | Bit 8 | TC1 |  |  |  |
| \$0093                                                                                    | Bit 7  | - | ı | 1 | - | ı | - | Bit 0 | 0   |  |  |  |
| 0 0 0                                                                                     |        |   |   |   |   |   |   |       |     |  |  |  |
|                                                                                           |        |   |   |   |   |   |   |       |     |  |  |  |
| \$009C                                                                                    | Bit 15 | - | - | - | - | - | - | Bit 8 | TC6 |  |  |  |
| \$009D                                                                                    | Bit 7  | - | - | - | - | - | - | Bit 0 |     |  |  |  |
| \$009E                                                                                    | Bit 15 | - | - | - | - | - | - | Bit 8 | TC7 |  |  |  |
| \$009F                                                                                    | Bit 7  | - | - | - | - | - | - | Bit 0 |     |  |  |  |
| University of Florida, EEL 3744 – File <b>00</b> © Drs. Schwartz & Arroyo  RESET = \$0000 |        |   |   |   |   |   |   |       |     |  |  |  |



### XMEGA 16-bit Timer/Counter Type 0 and Type 1

See doc8331. Sec 14 & doc8385, Sec 16

- XMEGA has a set of eight 16-bit timer/counters (TC)
- Two TCs can be combined to create a 32-bit TC
- A TC consists of a base counter and a set of compare or capture (CC) channels
  - > Waveform generation available
- TC 0 has four CC channels
  - > TC 0 has the split mode feature that split it into two 8-bit Timer/Counters with four compare channels each
- TC 1 has two CC channels

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

9



See doc8331.

Fig 14-1

### **XMEGA** Timer/Counter type 0 and type 1





#### **XMEGA** Prescaler

- Timer is limited by size of counter register and rate at which counter changes (with no timer prescaler)
  - >8-bit maxes at count of 256 ( $\sim$ 128  $\mu$ s, if CLK=0.5  $\mu$ s)
  - >16-bit maxes at count of 65535 (~32,767 μs, if CLK=0.5 μs)
- Prescaler modifies the standard timer clock frequency by a chosen value
  - >Allows timer to be clocked at a desired rate
- Forces a tradeoff between resolution and range >Important with smaller 8-bit and 16-bit counters

University of Florida, EEL 3744 – File 00
© Drs. Schwartz & Arroyo
11



### XMEGA Prescaler Example

- If clock is at 2 MHz (with no prescaler)
  - $\rightarrow$  Period (ticks) = 0.5 µs [ = 1/(2 MHz) ]
  - >An 8-bit counter incrementing at every tick will max out at 256 ticks or 128  $\mu s$
  - >A 16-bit counter will overflow after 64k = 65,536 ticks or 32.768 ms
- If clock is at 32 MHz  $\rightarrow$  Period (of ticks) = 31.25 ns
  - >If 16-bit counter with **no** prescaler, then counter overflows at 2.048 ms [= 64k \* 31.25 ns ]
  - >If 16-bit counter with **1024 prescaler**, then counter overflows at 2.1 s [ $\approx$  64k \* 1024 \* 31.25 ns ]

University of Florida, EEL 3744 – File 00

### EEL 3744 **XMEGA** Timer/Counter Type 0/1 OC I/O Port Pin Mapping

- Timer TCxn, where x indicates the port (C, D, E, or F) and n is the TC number within PORTx.
  - > Example: TCD0 is Timer/Counter 0 connected to PORTD





### **XMEGA** TC Clock Sources

• The timer/counter can be clocked from the peripheral clock (clk<sub>PER</sub>) and from the event system







- "Timer" is used when the timer/counter clock control is handled by an internal source
- "Counter" is used when the clock control is handled externally (e.g., counting external events)
- CC = Compare / Capture
  - >When used for compare operations, the **CC** channels are referred to as "**compare channels**"
  - >When used for capture operations, the **CC** channels are referred to as "**capture channels**"

© Drs. Schwartz & Arroyo



- CCx Compare/Capture registers
  - >In Capture mode, if a capture event is triggered, the current **CNT** value is loaded into the enabled **CCx** register
    - Used to time intervals between pulses, determine high and low points of input signals, and to define time between two input signals
  - >In Compare mode, the **CNT** register is constantly compared to the **CCx** registers
    - $-\operatorname{If} \mathbf{CNT} = \mathbf{CCx}$ , then a match event occurs

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

17



#### **XMEGA** CCx

- The compare or capture channels consist of a set of 16-bit registers named CCx[H:L], where x indicates the channel (A, B, C, D)
  - >Timer0, with 4 channels, has
    - CCA[H:L], CCB[H:L], CCC[H:L] and CCD[H:L]
  - >Timer1, with 2 channels has CCA[H:L] and CCB[H:L].
  - >Each CCx[H:L] register has an associated buffer register CCxBUF[H:L].



University of Florida, EEL 3744 – File 0 © Drs. Schwartz & Arroyo See doc8045, Sec 3-5



- CNT Count register is incremented or decremented every clock cycle (possibly modified by prescaler)
  - >Used by TC module to perform compare/capture operations
  - >May be read or written to as needed
- **PER** Period register holds the "TOP" value for the TC count

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

19



- **BOTTOM**: When the counter reaches zero
- MAX: The counter reaches MAXimum (all ones)
- **TOP**: The counter reaches TOP when it becomes equal to the highest value in the count sequence
  - > The TOP value can be equal to the period (PER) or the compare channel A (CCA) register setting
    - This is selected by the waveform generator mode
- **UPDATE**: The timer/counter signals an update when it reaches BOTTOM or TOP, depending on the waveform generator mode

© Drs. Schwartz & Arroyo

21



## **XMEGA** TC Modes of Operation

#### Normal mode

- >We will discuss the below other modes (below) later:
  - Frequency Generation mode
  - Single Slope PWM
  - Dual Slope PWM, overflow on TOP
  - Dual Slope PWM, overflow on TOP and BOTTOM
  - Dual Slope PWM, overflow on BOTTOM

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo





### XMEGA TC Normal Mode

- In Normal Mode, the counter will count in direction set by the DIR bit in CTRLF for each clock until it reaches TOP (when counting up), set by PER[H:L], or BOTTOM (zero, when counting down)
- When TOP is reached when up-counting the counter will be set to zero when the next clock is given
  - > If the TC is down-counting the value will wrap around to the value in PER[H:L] after reaching BOTTOM



University of Florida, EEL 3744 - File 00

University of Florida, EEL 3744 – File **00** © Drs. Schwartz, Arroyo

## EEL 3744

### XMEGA TC Normal Mode

- Changing the counter value while the counter is running is allowed
- The write access has higher priority than count, clear, or reload and will be immediate
  - > However, if the value written is outside the BOTTOM-TOP boundary the counter either has to count down until TOP is reached or count up until wraparound (passing MAX) for the timer to re-stabilize to the period time



University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

EEL 3744

### XMEGA TC Normal Mode (PER)

• Counter **period** is changed by writing a new **TOP** value to the period register



University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

### EEL 3744 **XMEGA** CTRLA Register

#### • CTRLA – Controls the clock source for timers

| TCpx_CT       | RLA | 7 | 6 | 5 | 4 | 3       | 2       | 1       | 0       |       |
|---------------|-----|---|---|---|---|---------|---------|---------|---------|-------|
| +0x00         | -   |   | - | - | - | CLKSEL3 | CLKSEL2 | CLKSEL1 | CLKSEL0 | CTRLA |
| Read/Write    | R   |   | R | R | R | R/W     | R/W     | R/W     | R/W     |       |
| Initial Value | 0   |   | 0 | 0 | 0 | 0       | 0       | 0       | 0       |       |

|         | CLKSEL[30] | Group Config | Description                            |
|---------|------------|--------------|----------------------------------------|
|         | 0000       | Off          | None (ie., timer/counter in OFF state) |
|         | 0001       | DIV1         | Prescaler: Clk                         |
|         | 0010       | DIV2         | Prescaler: Clk/2                       |
|         | 0011       | DIV4         | Prescaler: Clk/4 doc8331:              |
|         | 0100       | DIV8         | Prescaler: Clk/8 Table 14-3            |
|         | 0101       | DIV64        | Prescaler: Clk/64                      |
|         | 0110       | DIV256       | Prescaler: Clk/256                     |
|         | 0111       | DIV1024      | Prescaler: Clk/1024                    |
| Jnivers | 1nnn       | EVCHn        | Event channel n, n=[0,,7]              |
|         |            |              |                                        |



## XMEGA CNT Register

### • CNTL – LSB of Register Pair for CNT

| TCpx_C        | NT 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |      |
|---------------|------|------|------|------|------|------|------|------|------|
| +0x20         | CNT7 | CNT6 | CNT5 | CNT4 | CNT3 | CNT2 | CNT1 | CNT0 | CNTL |
| Read/Write    | R/W  |      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |

### • CNTH – MSB of Register Pair for CNT

| TCpx_C        | NT+1 7 | 6     | 5     | 4     | 3     | 2     | 1    | 0    |      |
|---------------|--------|-------|-------|-------|-------|-------|------|------|------|
| +0x21         | CNT15  | CNT14 | CNT13 | CNT12 | CNT11 | CNT10 | CNT9 | CNT8 | CNTH |
| Read/Write    | R/W    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | '    |
| Initial Value | 0      | 0     | 0     | 0     | 0     | 0     | 0    | 0    |      |

© Drs. Schwartz & Arroyo



### Storing to 16-bit Registers

• When storing to a 16-bit register (like the TC's PER, CC, our CNT registers) it is generally necessary to write to **BOTH** bytes of the register in order to have it take effect

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

27



## XMEGA PER Register

### • PERL – LSB of Register Pair for PER

| TCpx_P        | ER 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |      |
|---------------|------|------|------|------|------|------|------|------|------|
| +0x26         | PER7 | PER6 | PER5 | PER4 | PER3 | PER2 | PER1 | PER0 | PERL |
| Read/Write    | R/W  |      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |

### • PERH – MSB of Register Pair for PER

| TCpx_P        | ER+1 7 | 6     | 5     | 4     | 3     | 2     | 1    | 0    |      |
|---------------|--------|-------|-------|-------|-------|-------|------|------|------|
| +0x27         | PER15  | PER14 | PER13 | PER12 | PER11 | PER10 | PER9 | PER8 | PERH |
| Read/Write    | R/W    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |      |
| Initial Value | 0      | 0     | 0     | 0     | 0     | 0     | 0    | 0    |      |

© Drs. Schwartz & Arroyo



### XMEGA CCx Register

#### • CCxL – LSB of Register Pair for CCx







University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

29

## EEL 3744 Summary for Counter part of Lab 3

- Select a counter (using one of Ports C through F)
- Setup a 16-bit counter (TCpx, where p is C, D, E, or F and x is 0,1, or 2)
- Setup up the counter to count from 0 to 255 (and repeat)
  - >Initialize TCpx PER
- Setup PortC or PortF for 8 outputs (PORTp\_DIR\*) > These outputs will be the low 8 bits of the 16-bit counter
- Set the counter increment rate
   Initialize TCpx CTRLA
- Make output port continuously display the count



### **PWM Signal**

Pulse Width Modulation (PWM) Signal
 Period (T) is constant



- Duty Cycle is the ratio of "on time" to "off time" during one period
  - >Duty Cycle = (High Time / Period) \* 100%

Duty Cycle (%) = 
$$\frac{\text{Hi}}{\text{T}} \times 100$$

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

31



## Pulse Width Modulation (PWM)

- PWM is a method of controlling **analog** circuits with **digital outputs** by delivering energy through a **sequence of pulses**
- A signal (square wave) is generated by controlling when to turn a digital signal on or off
- Used for controlling
  - >Servos
  - >Motors
  - >Speakers
  - >Etc.

University of Florida, EEL 3744 – File 00





### RGB and PWM

- Color is often specified using RGB (red, green, and blue)
- Each of R, G, and B can take on a value between 0 and 255 (0xFF)
- An RGB LED only allows 0 (Gnd) and 1 (Vcc) for each of the colors
- Use PWM with set duty cycles for each of the colors to effectively generate the 256 values

University of Florida, EEL 3744 – File ©

© Drs. Schwartz & Arroyo



- Set up the counter and output port for the RGB LEDs
- Use PWM to approximate an RGB color scheme
- Test the RGB colors as described in the lab handout
  - >Your TA will specify different RGB values in your lab

University of Florida, EEL 3744 – File 00 © Drs. Schwartz & Arroyo

35



## The End!

© Drs. Schwartz & Arroyo